| · ·       |  |  |  |  |  |  |
|-----------|--|--|--|--|--|--|
| Reg. No.: |  |  |  |  |  |  |

## Question Paper Code: 1065343

## B.E. / B.Tech. DEGREE EXAMINATIONS, NOV/ DEC 2024 Fifth Semester Electronics and Communication Engineering

## U20EC505 – COMMUNICATION NETWORKS AND ARCHITECTURE (Regulation 2020)

| Time: | Three Hours  | (Regulation 2020)                 | Maximum: 100 Marks  |  |  |  |
|-------|--------------|-----------------------------------|---------------------|--|--|--|
|       |              | Answer ALL questions              |                     |  |  |  |
|       |              | PART – A                          | (10 x 2 = 20 Marks) |  |  |  |
| 1.    | Define Simpl | lex, Half duplex and Full duplex. |                     |  |  |  |

List the functions of the data link layer.

- 3. Outline the frame format of IEEE 802.3 (Ethernet).
- 4. Define network layer protocols.

2.

- 5. Compare unicast routing with multicast routing.
- 6. In an IPv4 packet, the value of HLEN is 1000 in binary. How many bytes of options are being carried by this packet?
- 7. Define stored program concept.
- 8. Write the logical and control operations in computer.
- 9. Subtract  $(-6)_{10}$  from  $(7)_{10}$  in binary.
- 10. Compare and contrast SRAM and DRAM.

13. (a) Elaborate on the unit cost routing protocol with neat diagram. (16)

Discuss in detail the IPv4 packet format and its various address classifications

(16)

(8)

(OR)

(b)

with an example.

- (b) (i) Explain and analyze the packet format of an IPV6 datagram. (8)(8)
  - (ii) Analyze how the transition can be made from IPv4 to IPv6.
- Elaborate the basic addressing modes for MIPS and give an example for each 14. (a) category. (16)

(OR)

- Analyze the various instruction formats and illustrate with an example. (b) (16)
- 15. (a) (i) Discuss the two ways the system using cache memory can proceed for a write operation. (8)
  - (ii) Discuss the process of building a single data path with neat diagram.

(OR)

- (i) Describe the principle approaches of serial bus architectures with necessary (b) illustrations. (10)
  - (ii) Explain in detail about pipelined data path and control. (6)

-----XXXX-----